

# CHT-ADC10 Datasheet

Version: 1.8 20-Dec-23 (Last Modification Date)

High-Temperature Ultra-low-power 10-bit ADC

# **General Description**

The CHT-ADC10 is a high-temperature, ultra-low-power, highly stable analog-todigital converter. This successive approximation ADC is based on an R-2R network and features 10 bits of resolution and a strictly monotonic characteristic from -55°C up to +225°C. An optional internal clock generator is included to provide standalone operation. It includes Sample&Hold and µP interface with possibility of serial data transfer. Both parallel and serial interfaces can be used simultaneously. A special control line allows for doubling the frequency of the internal clock generator for reduced throughput time. The maximum sampling rate is 25kS/s. Several input ranges are available from -15V up to +10V. It only requires a +5V supply and an external +5V reference.

The CHT-ADC10 is latch-up free and the fabrication technology guarantees a high reliability at extreme temperatures.

## Features

- 10 bit-resolution with optional internal clock, Sample/Hold, µC interface with parallel or serial data transfer
- Up to 25kS/s
- +5V power supply only
- Low total supply current ( <250 μA)
- Operational from -55 to +225°C with very low drift
- Validated at 225°C for 20000 hours (and still on-going)
- Available in die, CDIL28 and CSOIC28

## Applications

- Oil&Gas, Industrial, Automotive, Aeronautics & Aerospace
- Electric Power Conversion

# Package Configurations<sup>1</sup>

| -               |            |          |
|-----------------|------------|----------|
| Vdd_D 1         | $\bigcirc$ | 28 nEOC  |
| 10_n8 💈         |            | 27 D9    |
| nCS 3           |            | 26 D8    |
| A0 4            |            | 25 D7    |
| R_nC 5          | 0          | 24 D6    |
| CE 🖻            | CHT-ADC10  | 23 D5    |
| CK 🔽            | Ŏ          | 22 D4    |
| Gnd_D 🛽         | A-'        | 21 D3    |
| Gnd_A 🥑         | E E        | 20 D2    |
| Vdd_A (Vref) 10 | Ū          | 19 D1    |
| Ctrl_freq 11    |            | 18 D0    |
| Vin_bip 12      |            | 17 Dout  |
| Vin_5 13        |            | 16 SCLK  |
| Vin_10 14       |            | 15 Gnd_D |

<sup>1</sup> Pinout is identical for CDIL28 and CSOIC28. Other packages available upon request.

## **Ordering Information**

| Ordering Reference  | Package        | Temperature Range | Marking   | Status             |
|---------------------|----------------|-------------------|-----------|--------------------|
| CHT-ADC10-CDIL28-T  | Ceramic DIL28  | -55°C to +225°C   | CHT-ADC10 | Not for new design |
| CHT-ADC10-CSOIC28-T | Ceramic SOIC28 | -55°C to +225°C   | CHT-ADC10 |                    |



# **Functional Block Diagram**



## **Pin Description**

| Pin# | Symbol          | Type <sup>1</sup> | Function                                                                                                                                                                                                                                   |
|------|-----------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Vdd_D           | SD                | +5V digital supply (+/- 5%).                                                                                                                                                                                                               |
| 2    | 10_n8           | DI                | Determines whether output data is<br>to be organized as two 8-bit words<br>(low) or a single 10-bit word<br>(high).                                                                                                                        |
| 3    | nCS             | DI                | (active low) Chip Select.                                                                                                                                                                                                                  |
| 4    | A0              | DI                | During the read cycle, if 10_n8 is<br>low, A0 low enables the 8 MSBs<br>(D9D2) while A0 high enables<br>(D1,D0) and sets (D7D2)=0.                                                                                                         |
| 5    | R_nC            | DI                | Read/Convert. Active high for<br>Read and low for write.                                                                                                                                                                                   |
| 6    | CE              | DI                | (active high) Chip Enable.                                                                                                                                                                                                                 |
| 7    | СК              | DI                | Optional clock input. <u>Must be</u><br><u>grounded if not used.</u> If used,<br>should preferably be high during<br>12µs after the starting of conver-<br>sion for noise reasons. Range:<br>10kHz and 500kHz ; duty-<br>cycle:10% to 90%. |
| 8    | Gnd_D           | SD                | Digital ground.                                                                                                                                                                                                                            |
| 9    | Gnd_A           | SA                | Analog ground.                                                                                                                                                                                                                             |
| 10   | Vdd_A<br>(Vref) | SA                | Analog supply voltage. It is also<br>used as internal voltage refer-<br>ence. Must be a <u>precise and</u><br><u>noiseless</u> 5V supply (current<br><200µA). The accuracy of this<br>reference directly affects the ADC<br>gain error.    |
| 11   | Ctrl_<br>freq   | DI                | Should be high for normal opera-<br>tion. If low, it doubles the internal<br>oscillator frequency (~500kHz) at<br>cost of a lower precision.                                                                                               |
| 12   | Vin_bip         | AI                | Analog signal input. It is connected to an internal $400k\Omega$ resistor.<br>See Static Characteristics table for possible input ranges.                                                                                                  |

| Pin# | Symbol   | Type <sup>1</sup> | Function                                                                                                                                                                                                                                                                              |
|------|----------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13   | Vin_5    | AI                | Analog signal input. It is connected to an internal $200k\Omega$ resistor.<br>See Static Characteristics table for possible input ranges.                                                                                                                                             |
| 14   | Vin_10   | AI                | Analog signal input. It is connected to an internal $400k\Omega$ resistor.<br>See Static Characteristics table for possible input ranges.                                                                                                                                             |
| 15   | Gnd_D    | SD                | Digital ground.                                                                                                                                                                                                                                                                       |
| 16   | SCLK     | DI                | Must be low whilst CS is active<br>with a conversion in progress.<br>After End-of-Conversion, each<br>SCLK falling edge shifts data out<br>through DOUT. Maximum SCLK<br>frequency is 10MHz.                                                                                          |
| 17   | Dout     | DO                | Tri-state serial data output. When<br>nCS is high, Dout is in high-<br>impedance state. When nCS is<br>low, Dout is low during conversion<br>and goes high at end of conver-<br>sion. After this rising edge, new<br>data (starting from MSB) go out at<br>each falling edge of SCLK. |
| 18   | D0 (LSB) | DO                |                                                                                                                                                                                                                                                                                       |
| 19   | D1       | DO                |                                                                                                                                                                                                                                                                                       |
| 20   | D2       | DO                |                                                                                                                                                                                                                                                                                       |
| 21   | D3       | DO                |                                                                                                                                                                                                                                                                                       |
| 22   | D4       | DO                | Tri-state parallel data output.                                                                                                                                                                                                                                                       |
| 23   | D5       | DO                |                                                                                                                                                                                                                                                                                       |
| 24   | D6       | DO                |                                                                                                                                                                                                                                                                                       |
| 25   | D7       | DO                |                                                                                                                                                                                                                                                                                       |
| 26   | D8       | DO                |                                                                                                                                                                                                                                                                                       |
| 27   | D9(MSB)  | DO                |                                                                                                                                                                                                                                                                                       |
| 28   | nEOC     | DO                | Represents the End-of-<br>Conversion (active low) flag.                                                                                                                                                                                                                               |

<sup>1</sup> Type: **S**=Supply, **A**=Analog; **D**=Digital; **I**=input; **O**=output



## **Absolute Maximum Ratings**

Supply Voltage  $V_{DD}$  to GND Voltage on any Pin to GND

-0.5 to 5.5V -0.5 to V<sub>DD</sub>+0.5V

# $\begin{array}{c} \textbf{Operating Conditions} \\ \text{Supply Voltage } V_{\text{DD}} \text{ to GND} \end{array}$

Junction temperature

5V ± 5% -55°C to +225°C

**ESD** Rating (expected)

Human Body Model (expected)

<1kV

Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Frequent or extended exposure to absolute maximum rating conditions or above may affect device reliability.



# **Electrical Characteristics**

Unless otherwise stated:  $V_{DDD}=5V\pm5\%$ , <u>T<sub>i</sub>=25°C</u>, output data rate=10 kS/s. **Bold** figures indicate values over the whole temperature range (-55°C < T<sub>j</sub> <225°C).

| Parameter                                    | Condition                          | Min  | Тур        | Max  | Units |
|----------------------------------------------|------------------------------------|------|------------|------|-------|
| Digital Supply voltage (V <sub>DDD</sub> )   |                                    | 4.75 | 5.00       | 5.25 | V     |
| Analog Supply voltage<br>(V <sub>DDA</sub> ) | Used as internal voltage reference |      | 5          |      | V     |
| Current consumption<br>(analog part)         | -55°C<br>225°C                     |      | 134<br>164 |      | μA    |
| Current consumption                          | Using external CK                  |      | 55         |      | μΑ    |
| (digital part)                               | Using internal CK                  |      | 70         |      | μA    |

# **Static characteristics**

Unless otherwise stated:  $V_{DDD}=5V\pm5\%$ ,  $\underline{T_{j}=25^{\circ}C}$ . **Bold** figures indicate values over the whole temperature range (-55°C <  $T_{j}$  <225°C). Units are referred to 10 bit word. Selected input range=0 to 5V.

| Parameter                                             | Condition                                                                                                                                              | Min                                                          | Тур           | Max                                                        | Units            |
|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|---------------|------------------------------------------------------------|------------------|
| Resolution                                            |                                                                                                                                                        | 10                                                           |               |                                                            | Bits             |
| DNL <sup>1</sup>                                      |                                                                                                                                                        |                                                              | 1.3           | 1.5                                                        | LSB              |
| INL2                                                  |                                                                                                                                                        |                                                              | 1.3           | 1.5                                                        | LSB              |
| Missing code                                          |                                                                                                                                                        |                                                              | 0             | 1                                                          |                  |
| Monotonicity                                          |                                                                                                                                                        |                                                              | ок            |                                                            |                  |
| Offset <sup>2</sup>                                   |                                                                                                                                                        |                                                              | 17            |                                                            | LSB 2            |
| Gain Error3                                           |                                                                                                                                                        |                                                              | 1.5           |                                                            | %                |
| Temperature Drift (d/dT°)<br>- Offset<br>- Gain Error |                                                                                                                                                        |                                                              | -0.023<br>-19 |                                                            | LSB/°C<br>ppm/°C |
| Selectable Analog Input<br>Ranges                     | Vin_5Vin_10Vin_bipgndAingndAingndAgndAiningndAinininininvddAingndAvddAinvddAvddAinvddAvddAinvddAvddAinvddAvddAinvddAvddAinvddAvddAvddAingndAvddAinyddA | 0<br>0<br>0<br>-1.67<br>-2.5<br>-5<br>-5<br>-5<br>-10<br>-15 |               | 10<br>5<br>3.33<br>2.5<br>1.67<br>2.5<br>5<br>0<br>0<br>-5 | V                |
| Input Impedance<br>- Sample phase<br>- Hold phase     | For [05V] range.<br>Can change up to a factor of 2 for<br>other ranges.                                                                                | 144<br>288                                                   | 200<br>400    | 245<br>490                                                 | kΩ               |

<sup>1</sup> Value extracted with code density method, using 200kHz external clock.

<sup>2</sup> For [0...5]V range, DAC transfer function is: **D**=Offset+(1024/5)\***A**\*(1-(Gain Error/100))



# **Timing Characteristics**

Unless otherwise stated:  $V_{DDD}=5V\pm5\%$ , <u>T<sub>i</sub>=25°C</u>, output data rate=10 kS/s. **Bold** figures indicate values over the whole temperature range (-55°C < T<sub>j</sub> <225°C).

| Parameter                                            | Condition                                                                        | Min | Тур | Max | Units  |
|------------------------------------------------------|----------------------------------------------------------------------------------|-----|-----|-----|--------|
| External CK frequency                                | Duty cycle between 10% and 90%                                                   | 10  | 250 | 500 | kHz    |
| Output data rate                                     |                                                                                  | 0.8 | 16  | 25  | kS/s   |
| Data Output Delay (clock edge to valid data)         | TBD                                                                              |     |     |     | ns     |
| Sampling time before<br>Hold                         | When conversion starts, actual<br>sampling occurs after this sam-<br>pling time. | 8   | 10  | 12  | μs     |
| Data latency                                         | Occurs when S/H goes to hold state.                                              |     | 13  |     | cycles |
| Conversion time (t <sub>c</sub> )                    | Cfr figure 12 for timing diagram                                                 |     | 58  |     | μs     |
| NEOC delay from CE (t <sub>DSC</sub> )               | Cfr figure 12 for timing diagram                                                 |     | 15  |     | ns     |
| CE pulse width ( $t_{\text{HEC}}$ )                  | Cfr figure 12 for timing diagram                                                 | 40  |     |     | ns     |
| nCS to CE high setup time ( $t_{\text{SSC}}$ )       | Cfr figure 12 for timing diagram                                                 | 40  |     |     | ns     |
| nCS to CE high hold time $(t_{HSC})$                 | Cfr figure 12 for timing diagram                                                 | 40  |     |     | ns     |
| R_nC to CE high setup time ( $t_{SRC}$ )             | Cfr figure 12 for timing diagram                                                 | 40  |     |     | ns     |
| R_nC to CE high hold time ( $t_{HRC}$ )              | Cfr figure 12 for timing diagram                                                 | 40  |     |     | ns     |
| A0 to CE high setup time $(t_{SAC})$                 | Cfr figure 12 for timing diagram                                                 | 5   |     |     | ns     |
| A0 to CE high hold time $(t_{HAC})$                  | Cfr figure 12 for timing diagram                                                 | 40  |     |     | ns     |
| Access time $(t_{DD})$                               | Cfr figure 13 for timing diagram                                                 |     | 9   |     | ns     |
| Data valid to CE low hold time ( $t_{HD}$ )          | Cfr figure 13 for timing diagram                                                 |     | 6   |     | ns     |
| Output float after CE faling edge (t <sub>HL</sub> ) | Cfr figure 13 for timing diagram                                                 |     | 11  |     | ns     |
| nCS to CE high setup time ( $t_{\text{SSR}}$ )       | Cfr figure 13 for timing diagram                                                 | 40  |     |     | ns     |
| R_nC to CE high setup time ( $t_{SRR}$ )             | Cfr figure 13 for timing diagram                                                 | 40  |     |     | ns     |
| A0 to CE high setup time $(t_{SAR})$                 | Cfr figure 13 for timing diagram                                                 | 40  |     |     | ns     |
| nCS to CE low hold time $(t_{HSR})$                  | Cfr figure 13 for timing diagram                                                 |     | 0   |     | ns     |
| $R_nC$ to CE low hold time (t_{HRR})                 | Cfr figure 13 for timing diagram                                                 |     | 0   |     | ns     |
| A0 to CE low hold time $(t_{HAR})$                   | Cfr figure 13 for timing diagram                                                 | 40  |     |     | ns     |
| D<90> delay from SCLK<br>falling edge                | Cfr figure 15 for timing diagram                                                 | 4   | 10  | 25  | ns     |



Unless otherwise stated: V\_DDD=5V±5%, <u>Ti=25°C</u>, 13.2kSamples/s, analog input of 4.9Vpp at 1kHz; V\_DDD=5V

| Parameter                   | Condition                                  | Min | Тур  | Max | Units |
|-----------------------------|--------------------------------------------|-----|------|-----|-------|
| Signal to Noise and distor- | T <sub>j</sub> =25°C ; external CK 200kHz  | 9.1 | 9.47 | 9.6 |       |
| tion ratio (ENOB)           | T <sub>i</sub> =225°C ; external CK 200kHz | -   | 9.35 | -   | dB    |
|                             | T <sub>j</sub> =25°C ; internal CK         | -   | 9.30 | -   | uБ    |
|                             | T <sub>i</sub> =225°C ; internal CK        | -   | 9.13 | -   |       |
|                             | T <sub>i</sub> =25°C; external CK 200kHz   |     |      |     |       |
| ENOB                        | -Vddd=4.75V                                |     | 9.31 |     | dB    |
| ENOD                        | -Vddd=5.00                                 |     | 9.47 |     | uБ    |
|                             | -Vddd=5.25V                                |     | 9.55 |     |       |

Analog to Digital transfer function can be generalized to all input ranges defining:

D= Digital value A= Analog input value Amin=lowest value of selected analog input range from

Ama<sub>x</sub>=highest value of selected analog input range from Offset= value of D when A=Amin. Offset value is independent of range. GE=Gain-Error (in %). GE value is independent of range.

## $D=Offset+(A-A_{min})^{*}(1024/(A_{max}-A_{min}))^{*}(1-GE/100).$

Equation 1



# **Typical Performance Characteristics**





Figure 1



#### Typical INL Characteristics (using external clock at 200kHz)



Figure 2



## Typical DNL & INL Characteristics (using internal clock)





**Static Characteristics** 



Figure 4: Typical Gain Error (%) and Offset (LSB) over temperature in [0...5]V range. External CK=200kHz

ADC transfer function is: D=Offset+A\*(1024/5)\*(1-(GainError/100))



Figure 5: Gain Error (\*10) and Offset (LSB) measured at 25°C on 12 samples from 2 different wafer batches. External CK=200kHz.



-Internal clock; [0...5]V range, input @1kHz; 4.9Vpp.



Figure 6: Typical ENOB (=S/(N+D)) over temperature; VDDD=5V

-External clock at 200kHz; [0...5]V range, input @1kHz; 4.9Vpp.



Figure 7: Typical ENOB over temperature; VDDD=4.75V; 5V; 5.25V



-External clock; [0...5]V range, input @1kHz; 4.9V<sub>pp</sub>; V<sub>DDD</sub>=5V



Figure 8: Typical ENOB over Temperature vs. external CK frequency



Figure 9: ENOB distribution measured at 25°C on 20 samples from 2 different wafer batches

External CK=200kHz; 13.1kS/s



-External clock at 200kHz; [0...5]V range, input @1kHz; 4.9Vpp.





-Internal clock; [0...5]V range, input @1kHz; 4.9Vpp.



Normalized fft (dB) @ 225°C - 13.1kS/s (internal CK)

Figure 11



# **Circuit Functionality**

#### **Operating conditions**

The CHT-ADC10 has been qualified for digital supply voltages from 4.75V to 5.25V and for an accurate and noise-free analog supply voltage of 5V.

The qualification temperature range extends from  $-55^{\circ}$ C to  $+225^{\circ}$ C, though functionality above  $+250^{\circ}$ C is achieved with some derating of the characteristics.

#### Input scaling

The CHT-ADC10 allows operating with several possible input voltage ranges by properly connecting its 3 analog inputs (Vin\_5; Vin\_10; Vin\_bip). Connecting them to the analog input voltage to be sampled, to Gnd\_A or to Vdd\_A allows setting different input voltage dynamic ranges. For a standard 0-5V range for example, the analog input is "Vin\_5" pin whereas both other pins "Vin\_10" and "Vin\_bip" must be grounded. For other input ranges, please refer to the **Static Characteristics** table.

#### **Circuit control**

The CHT-ADC10 control logic includes standard protocol control signals (nCS, R\_nC, CE, A0 and 10\_n8) for communication with most  $\mu$ C. The CHT-ADC10 may operate in full  $\mu$ C control or in stand-alone mode. Full control protocols for the "conversion" and "read" cycles are shown in the figures below.



Figure 12. Conversion cycle timing.



Figure 13. Read cycle timing.

In the stand-alone mode of operation, the converter is controlled only by means of

the control signal R\_nC. Signal CE must be connected to Vdd\_D and signal nCS must be connected to Gnd\_D. Control signals A0 and 10\_n8 can be driven as desired or be hardwired according to the final application specifications.

The table below presents all possible operations based on all control lines combination.

| CE | nCS | R_nC         | 10_n8 | A0 | Operation                                |
|----|-----|--------------|-------|----|------------------------------------------|
| 0  | Х   | Х            | Х     | Х  | None                                     |
| х  | 1   | х            | Х     | Х  | None                                     |
| 1  | 0   | 0            | Х     | 0  | Initiates a 10-bit conversion            |
| 1  | 0   | 0            | Х     | 1  | Initiates a 8-bit conversion             |
| 1  | ↓   | 0            | Х     | 0  | Initiates a 10-bit conversion            |
| 1  | ↓   | 0            | Х     | 1  | Initiates a 8-bit conversion             |
| 1  | 0   | $\downarrow$ | Х     | 0  | Initiates a 10-bit conversion            |
| 1  | 0   | $\downarrow$ | Х     | 1  | Initiates a 8-bit conversion             |
| 1  | 0   | 1            | 1     | Х  | Enables 10-bit output                    |
| 1  | 0   | 1            | 0     | 0  | Enables 8 MSBs only                      |
| 1  | 0   | 1            | 0     | 1  | Enables 2 LSBs plus 6 trailing<br>zeroes |

#### **Clock source selection**

Either an external or the internal clock sources can be used. The external CK input must be grounded if the internal clock is used. If an external clock is used, it is strongly recommended to synchronize this external clock signal with the µC conversion request in order to avoid switching noise during the sampling period. In this case, CK should be kept "high" during the internal 10µs sampling period (see below). The presence of the external clock is automatically detected by an internal block, preventing the internal clock from starting. The external clock should be faster than 10kHz in order to avoid erroneous starting of internal clock. Also, at high temperature, slow clocks can lead to excessive discharge of the sampling capacitor over the conversion time. On the other side, external clocks faster than 500kHz strongly affects the ADC DNL.



#### Sampling period

The input sampling block includes a monostable set to 10µs (+/- 2µs). When an external µC initiates a conversion at time t0, the input voltage is sampled on an internal capacitor during 10µs. This means that the actual sampling always occurs after a constant delay of 10µs after the µC conversion request. During this 10µs sampling period, any noise on supplies should be avoided. If the internal (~250kHz) clock is used, this clock is only activated after this 10µs sampling period and delivers only 13 clock periods before going back to sleep-mode. If the serial interface is used, it is also recommended to turn off the external serial clock SCLK during the sampling and conversion periods.

During the 10µs sampling period, the "input sampling" block sets its input to 2.5V. This means that input impedance during this time period is about  $200k\Omega$  for [0-5V] input range setting. After the 10µs sampling period, the input sampling block can be considered as an open circuit, leading to an input impedance of about 400kΩ. Absolute impedance values can change up to 30% over temperature and from lot to lot. This is not critical for the ADC as it is based on ratios between resistors and not on their absolute values.

#### Conversion cycle

A conversion cycle is started whenever the following logic condition occurs:

(CE=HIGH)&(nCS=LOW)&(R\_nC=LOW) Conversion start is asserted by the rising edge of the condition above. Once the condition is set, conversion is not restarted provided that there is no new rising edge of the condition.

Depending on the value of A0 at the moment where the conversion start condition is asserted, either a 10bit (A0=LOW) or an 8bit (A0=HIGH) conversion cycle is executed. If an 8-bit conversion cycle is performed, the result is present in the 8 MSBs, with the remaining two LSBs set to zero. The value of A0 is latched with the rising edge of the conversion start condition.

During the conversion cycle, nEOC is HIGH and the parallel output bus is set to high-impedance state. Depending on the value of nCS, the serial data output can be at LOW (nCS=LOW) or high-impedance (nCS=HIGH) state.

Once the conversion cycle has finished nEOC returns to LOW and the conversion result is stored in the internal parallel and serial registers.



#### **Reading output data**

Once the conversion cycle ends, data can be read out through either any or both parallel and serial ports. Both parallel and serial output interfaces are always active together and can be used simultaneously. To use the parallel port control signal 10\_n8 must be accordingly set. If 10\_n8 is HIGH, all 10 output lines are enabled at the same time allowing full data word transfer to a bus of at least 10bits. In this case A0 has no influence on the read data. If 10\_n8 is LOW, output data is presented as a two 8-bit words. In this case only the output data bus must be set as in Figure 14. When A0=LOW, the 8 MSBs are presented to the bus. When A0=HIGH, the two remaining ADC LSBs are presented to the two MSBs of the data bus, with trailing zeroes on the 6 LSBs.



Figure 14. Left-justified 8-bit data bus.

To read the results of a conversion cycle through the serial port, the protocol shown in Figure 15 must be used. The protocol shown initiates a conversion cycled at the end of which the serial interface is used to read the results data.



Figure 15. Conversion cycle and serial read protocol.

When using the series interface, SCLK should be stopped during the sampling and conversion periods. Once EOC is asserted, any falling edge on SCLK will produce the series register to shift data out starting by D9 (MSB). Once D0 (LSB has been shifted out of the register, any SCLK falling edge will continue to shift zeroes out of the series register until nCS returns back to HIGH state. Once a conversion has been finished, any falling edge on nCS reloads the series shift register with the result from the previous conversion as shown in next figure.



Figure 16. Reloading the results of a previous conversion.



# **Package Dimensions**



Drawing CDIL28 (mm +/-10%)



Drawing CSOIC28 (mm +/-10%)



# Contact & Ordering

#### CISSOID S.A.

| Headquarters and contact EMEA: | CISSOID S.A. – Rue Francqui, 11 – 1435 Mont Saint Guibert - Belgium<br>T : +32 10 48 92 10 - F: +32 10 88 98 75<br>Email: <u>sales@cissoid.com</u> |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| Sales<br>Representatives:      | Visit our website: <u>http://www.cissoid.com</u>                                                                                                   |

#### Disclaimer

Neither CISSOID, nor any of its directors, employees or affiliates make any representations or extend any warranties of any kind, either express or implied, including but not limited to warranties of merchantability, fitness for a particular purpose, and the absence of latent or other defects, whether or not discoverable. In no event shall CISSOID, its directors, employees and affiliates be liable for direct, indirect, special, incidental or consequential damages of any kind arising out of the use of its circuits and their documentation, even if they have been advised of the possibility of such a damage. The circuits are provided "as is". CISSOID has no obligation to provide maintenance, support, updates, or modifications.